Datasets
Open Access
Direct Analytic Voltage Pulse Width Modulation using FPGA and Verilog HDL.
- Citation Author(s):
- Submitted by:
- Pawel Szczepankowski
- Last updated:
- Tue, 05/17/2022 - 22:21
- DOI:
- 10.21227/8xgm-6h16
- Data Format:
- Link to Paper:
- License:
- Categories:
- Keywords:
Abstract
This content presents a fast direct Pulse Width Modulation (PWM) algorithm for the Conventional Matrix Converters (CMC) developed in Verilog Hardware Description Language (HDL). All PWM duty cycle calculations are performed in one cycle by an atomic operation designed as a digital module using FPGA basic blocks. The algorithm can be extended to any number of output phase. The improved version of the discontinuous Direct Analytic Voltage PWM (DAV--PWM) method is proposed, in which the use of trigonometry, angles and program loops has been eliminated.
Unzip files. There are two sets: for Matlab and Modelsim. Both are presenting the idea of a modulator based on the analytic signal concept. The file "DAV_PWM.m" is an animation of the conventional matrix converter, while the content of the second zip allows for HDL simulation of the matrix converter in Modelsim from Intel FPGA company.
Dataset Files
- supplement_20-TIE-2530_Matlab.zip (3.80 kB)
- supplement_20-TIE-2530_Modelsim.zip (14.24 MB)
Comments
ok